1
0
Fork 0
mirror of https://github.com/RobotechLille/cdf2018-principal synced 2024-11-25 01:26:04 +01:00
cdf2018-principal/fpga/Principal_tb.vhd

210 lines
5.4 KiB
VHDL
Raw Normal View History

-- Testbench automatically generated online
-- at http://vhdl.lapinoo.net
-- Generation date : 25.2.2018 11:52:20 GMT
library ieee;
use ieee.std_logic_1164.all;
entity Principal_tb is
2018-02-27 10:41:33 +01:00
end Principal_tb;
architecture tb of Principal_tb is
2018-02-27 19:33:58 +01:00
constant fFpga : INTEGER := 2_000_000;
constant fBaud : INTEGER := 9600;
component Principal is
Generic(
fFpga : INTEGER := fFpga;
fBaud : INTEGER := fBaud
);
Port (
CLK : in std_logic;
BTN: in std_logic;
RX: in std_logic;
TX: out std_logic;
LEFTCHA: in std_logic;
LEFTCHB: in std_logic;
RIGHTCHA: in std_logic;
RIGHTCHB: in std_logic;
FRONTTRIGGER: out std_logic;
FRONTECHO: in std_logic;
BACKTRIGGER: out std_logic;
2018-05-01 08:45:02 +02:00
BACKECHO: in std_logic;
ENA: out std_logic;
IN1ENC: out std_logic;
IN2: out std_logic;
ENB: out std_logic;
IN3END: out std_logic;
IN4: out std_logic
2018-02-27 19:33:58 +01:00
);
end component;
2018-02-27 19:33:58 +01:00
signal CLK : std_logic;
signal BTN : std_logic;
signal RX : std_logic;
signal TX : std_logic;
signal LEFTCHA : std_logic;
signal LEFTCHB : std_logic;
signal RIGHTCHA : std_logic;
signal RIGHTCHB : std_logic;
signal FRONTTRIGGER : std_logic;
signal FRONTECHO : std_logic;
signal BACKTRIGGER : std_logic;
signal BACKECHO : std_logic;
2018-05-01 08:45:02 +02:00
signal ENA : std_logic;
signal IN1ENC : std_logic;
signal IN2 : std_logic;
signal ENB : std_logic;
signal IN3END : std_logic;
signal IN4 : std_logic;
2018-02-27 19:33:58 +01:00
constant TbPeriod : time := 500 ns;
signal TbClock : std_logic := '0';
signal TbSimEnded : std_logic := '0';
2018-02-27 19:33:58 +01:00
signal TbDoneWithCapt : std_logic := '0';
constant BaudPeriod : time := 1E9 ns / fBaud;
constant CharacterPeriod : time := 10 * BaudPeriod;
2018-02-27 10:41:33 +01:00
2018-02-27 19:33:58 +01:00
constant CoderPeriod : time := 27611 ns; -- 10 km/h
begin
dut : Principal
2018-02-27 19:33:58 +01:00
port map (CLK => CLK,
BTN => BTN,
RX => RX,
TX => TX,
LEFTCHA => LEFTCHA,
LEFTCHB => LEFTCHB,
RIGHTCHA => RIGHTCHA,
RIGHTCHB => RIGHTCHB,
FRONTTRIGGER => FRONTTRIGGER,
FRONTECHO => FRONTECHO,
BACKTRIGGER => BACKTRIGGER,
2018-05-01 08:45:02 +02:00
BACKECHO => BACKECHO,
ENA => ENA,
IN1ENC => IN1ENC,
IN2 => IN2,
ENB => ENB,
IN3END => IN3END,
IN4 => IN4
);
-- Clock generation
TbClock <= not TbClock after TbPeriod/2 when TbSimEnded /= '1' else '0';
CLK <= TbClock;
2018-02-27 10:41:33 +01:00
leftCoder : process
begin
while TbSimEnded = '0' loop
2018-02-27 19:33:58 +01:00
LEFTCHA <= '1';
2018-02-27 10:41:33 +01:00
wait for CoderPeriod;
2018-02-27 19:33:58 +01:00
LEFTCHB <= '1';
2018-02-27 10:41:33 +01:00
wait for CoderPeriod;
2018-02-27 19:33:58 +01:00
LEFTCHA <= '0';
2018-02-27 10:41:33 +01:00
wait for CoderPeriod;
2018-02-27 19:33:58 +01:00
LEFTCHB <= '0';
2018-02-27 10:41:33 +01:00
wait for CoderPeriod;
end loop;
wait;
end process;
rightCoder : process
begin
while TbSimEnded = '0' loop
2018-02-27 19:33:58 +01:00
RIGHTCHA <= '0';
2018-02-27 10:41:33 +01:00
wait for CoderPeriod;
2018-02-27 19:33:58 +01:00
RIGHTCHB <= '0';
2018-02-27 10:41:33 +01:00
wait for CoderPeriod;
2018-02-27 19:33:58 +01:00
RIGHTCHA <= '1';
2018-02-27 10:41:33 +01:00
wait for CoderPeriod;
2018-02-27 19:33:58 +01:00
RIGHTCHB <= '1';
2018-02-27 10:41:33 +01:00
wait for CoderPeriod;
end loop;
wait;
end process;
2018-02-27 19:33:58 +01:00
frontCapt: process
begin
FRONTECHO <= '0';
wait on FRONTTRIGGER until FRONTTRIGGER = '1';
wait on FRONTTRIGGER until FRONTTRIGGER = '0';
wait for 10 ms;
FRONTECHO <= '1';
wait for 15 ms;
FRONTECHO <= '0';
wait for 35 ms;
TbDoneWithCapt <= '1';
wait;
end process;
stimuli : process
2018-02-27 10:41:33 +01:00
procedure send
(char : std_logic_vector(7 downto 0)) is
begin
rx <= '0'; -- Start bit
wait for BaudPeriod;
for I in 0 to 7 loop
rx <= char(I);
wait for BaudPeriod;
end loop;
rx <= '1'; -- Stop bit
wait for BaudPeriod;
end procedure;
begin
2018-02-27 19:33:58 +01:00
BTN <= '0';
RX <= '1';
BACKECHO <= '0';
-- Reset generation
BTN <= '1';
wait for 100 ns;
BTN <= '0';
wait for 100 ns;
wait for 2 * BaudPeriod;
2018-02-27 10:41:33 +01:00
-- Send 'P'
send(x"50"); -- 'P'
wait for CharacterPeriod;
-- Wait margin
wait for 2 * BaudPeriod;
2018-02-27 10:41:33 +01:00
-- Send '?'
send(x"3F"); -- '?'
wait for 2 * CharacterPeriod;
-- Wait margin
wait for 2 * BaudPeriod;
2018-02-27 10:41:33 +01:00
2018-02-27 19:33:58 +01:00
-- Send 'D'
send(x"44");
2018-02-27 10:41:33 +01:00
wait for 5 * CharacterPeriod;
2018-02-27 19:33:58 +01:00
wait on TbDoneWithCapt until TbDoneWithCapt = '1';
2018-02-27 10:41:33 +01:00
2018-02-27 19:33:58 +01:00
-- Send 'C'
send(x"43");
2018-02-27 10:41:33 +01:00
wait for 5 * CharacterPeriod;
-- Wait margin
wait for 5 * BaudPeriod;
-- Stop the clock and hence terminate the simulation
TbSimEnded <= '1';
wait;
end process;
end tb;